# TDC\_Lab\_3. Designing sequential circuits



# 3.1. Flip-Flop D (FFD)



PROJECT\_13. How to create a testbench to test a Flip-Flop D. Add a new simulation source to the project ("FFD\_BASIC\_TB") and generate the testbench template as it was explained in Lab\_2:

```
http://vhdl.lapinoo.net/testbench/tb.php
https://www.doulos.com/knowhow/perl/testbench creation/
```



```
library IEEE;
use IEEE.Std logic 1164.all;
use IEEE.Numeric Std.all;
entity FFD BASIC tb is
end:
architecture bench of FFD BASIC tb is
  component FFD BASIC
      Port ( D i : in STD LOGIC;
             Q o : out STD LOGIC;
             CLK i : in STD LOGIC);
  end component;
                                      The frequency system clock is 100
  signal D i: STD LOGIC;
                                              MHz in Nexys4
  signal Q o: STD LOGIC;
  signal CLK i: STD LOGIC;
constant clock period: time := 10
                                     ns:
  signal stop the clock: boolean;
```



```
begin
  uut: FFD BASIC port map ( D_i => D_i,
                              Q_o => Q_o,
                               CLK i \Rightarrow CLK i );
  stimulus: process
                                                  Two process executing
  begin
                                                simultaneously: clocking and
    -- Put initialisation code here
                                                        stimulus
    -- Put test bench stimulus code here
    stop the clock <= true;
    wait;
  end process;
  clocking: process
                                             A while-loop generates a periodical
  begin
                                                       clock signal
    while not stop the clock loop
      CLK i <= '0', '1' after clock period / 2;
      wait for clock period;
    end loop;
    wait;
  end process;
end;
```

```
stimulus: process
  begin
                                               The only input is assigned with a
       D i <= '0';
                                                 different value every 60 ns
     wait for 40 ns;
       D i <= '1';
                                                        The periodical clock
     wait for 60 ns;
                                                         keeps while new
        D i <= '0';
                                                      stimulus are provided.
     wait for 40 ns;
     stop the clock <= true;</pre>
                                                        The output is updated in
     wait;
                                                          the rising edge clock
  end process;
 Name
                 Value
                       0 ns
                                                100 ns
                                                             150 ns
                                    50 ns
  ¼ CLK_i
```



FALSE

stop\_the\_clock

¹⊌ D\_i

1⊌ Q\_0

TRUE

0

0

### **Constraints file with a clock**

Project\_13. Add a new source to create a flip-flop D with ENABLE and RESET control lines.

Entity name: FFD

Inputs: D\_i, RST\_i, ENA\_i, CLK\_i

Output: Q\_o

- Add a testbench to check the performance (FFD TB)
- Add a constraint file to verify the design in NEXYS4



### **Constraints file with a clock**

PROJECT 13. How to add a clock to the constraints file (XDC)

From de reference manual

#### 6 Oscillators/Clocks

The Nexys4 DDR board includes a single 100 MHz crystal oscillator connected to pin E3 (E3 is a MRCC input on bank 35). The input clock can drive MMCMs or PLLs to generate clocks of various frequencies and with known phase relationships that may be needed throughout a design. Some rules restrict which MMCMs and PLLs may be driven by the 100 MHz input clock. For a full description of these rules and of the capabilities of the Artix-7 clocking resources, refer to the "7 Series FPGAs Clocking Resources User Guide" available from Xilinx.

Xilinx offers the Clocking Wizard IP core to help users generate the different clocks required for a specific design. This wizard will properly instantiate the needed MMCMs and PLLs based on the desired frequencies and phase relationships specified by the user. The wizard will then output an easy-to-use wrapper component around these clocking resources that can be inserted into the user's design. The clocking wizard can be accessed from within the Project Navigator or Core Generator tools.

The master XDC includes a line declaring the CLOCK, erase the comment in this line in order to add this constraint. (Remember erase the comment for the inputs and outputs needed.)



### Constraints file with a clock

#### PROJECT 13. How to add a clock to the constraints file (XDC)

#### Master

```
1 ## This file is a general .xdc for the Nexys4 DDR Rev. C
2 ## To use it in a project:
3 ## - uncomment the lines corresponding to used pins
   ## - rename the used ports (in each line, after get ports) according to the top level signal names in the project
 6 ## Clock signal
 7 #set property -dict { PACKAGE PIN E3 IOSTANDARD LVCMOS33 } [get ports { CLK120MHZ }]; #IO L12P T1 MRCC 35 Sch=clk100mhz
   #create clock -add -name sys clk pin -period 10.00 -waveform {0 5} [get ports {CLK100MHZ}];
11 ##Switches
                  FFD basic's XDC file
  ## This file is a general .xdc for the Nexys4 DDR Rev. C
  ## To use it in a project:
  ## - uncomment the lines corresponding to used pins
```

```
## - rename the used ports (in each line, after get ports) according to the top level signal names in the project
  ## Clock signal
  create clock -add -name sys clk pin -period 10.00 -waveform {0 5} [get ports {CLK i}];
10
  ##Switches
```





**Project\_14.** Design a sequential circuit to toggle the output every time a pushbutton ("ENA\_i") is pushed. (Entity name: "TOGGLE\_00")



| CLK        | RESET | ENA | Q(t) | Q(t+1) |
|------------|-------|-----|------|--------|
| $\uparrow$ | 0     | 1   | 0    | 1      |
| $\uparrow$ | 0     | 1   | 1    | 0      |
| $\uparrow$ | 1     | Χ   | X    | 0      |





**Project\_14.** Design a sequential circuit which toggles the output value every time a pushbutton is pushed

```
architecture Behavioral of TOGGLE 00 is
  signal Q: std logic; -- Dummy signal to read Q
begin
  process (CLK i,RST i)
  begin
    if RST i='1' then
      0 <= '0';
    elsif rising edge (CLK i) then
      if ENA i='1' then
        Q <= not Q; -- Read the output "Q"
      end if; -- If '0' keeps the previous value
    end if;
  end process;
  Q o <= Q;
end Behavioral;
```



**Project\_14.** Design a sequential circuit which toggles the output value every time a pushbutton is pushed





**Project\_14.** Design a sequential circuit which toggles the output value every time a pushbutton is pushed

- 1. Run the circuit in Nexys4
  - What do you think about the performance of the circuit?
     Is it right? What is happening?
- 2. Simulate the Toogle circuit
  - Look at the simulation waveform, could you determine why the circuit has a wrong behaviour?



#### **Project\_14. Simulation**



The final value/LED state depends on the value when the pushbutton is released



Watch the simulation waveform and notice how many periods take the human's action of pressing a pushbutton. → More than one cycle and remember:

...for every rising edge clock a new toggle has taken place







**Project\_14.** Modify the previous design to detect the rising edge in "PUSH\_i" asserting the output for a clock cycle (pulse lasting 10 ns)

**Entity name: TOGGLE 01** 

Inputs: RST\_i, PUSH\_i, CLK\_i

Outputs: LED\_o



|               | PUSH_i (t) | PUSH_i (t+1) | LED_o (t +1) |
|---------------|------------|--------------|--------------|
|               | 0          | 0            | LED_o (t)    |
| Positive edge | 0          | 1            | LED_o (t)    |
|               | 1          | 0            | LED_o (t)    |
|               | 1          | 1            | LED_o (t)    |



```
-- Process to syncronize the input PUSH i, storing the
-- PREV PUSH and toggle the output every time PUSH i
-- is pressed.
process (CLK i,RST i)
 begin
    if RST i='1' then
       REG PUSH <= '0';
      PREV PUSH <= '0';
              <= '0';--
    elsif rising edge (CLK i) then
       REG PUSH <= PUSH i;
      PREV PUSH <= REG PUSH
       -- Check the rising edge condition in the PUSHBUTTON
      if (PREV PUSH = '0' and REG PUSH = '1') then
             Q <= not Q;
      end if:
    end if:
end process;
```



- Add a testbench
- Watch the waveform and determine how many cycles is the output delayed. What is the reason for this delay? Add a constraints file to test on NEXYS4











# **Edge detector circuit and toggling LED**





# 3.4. Increasing the width of the FFD: Registers



### Registros



### Project\_16

- Basing upon the FFD VHDL description, design a <u>generic</u> register by using a behavioral description. Not use a structural description describing four FFD in chain!!!
- Verify it is correctly working setting the parameter to 5 bits width.

- Entity name: REG\_N\_bits

- Inputs: RST\_i, CLK\_i, ENA\_i, DATA\_IN\_i

- Outputs: DATA\_OUT\_o



# 3.5. Counters

#### **Counters**

- Create a new Project called Project\_17 and add a VHDL module describing a generic synchronous counter (COUNTER\_N\_bits)
- Add a testbench to check that it is working correctly.
- Add a contraints file and verify the working onto Nexys4
- Is the behaviour right on Nexys4? Why?



### **Counters**

 Design a circuit which increments a counter every time a pushbutton is pressed. (Binary Count: 0 to 9 shown in 7segment display)

**Project's name:** Project\_18

**Entity's name: YOUR\_TURN** 

Inputs: CLK\_i, RST\_i, INC\_i

Outputs: ANODE\_o, CATHODE\_o

Write a testbench for checking the right performance

Reuse as many as designed modules as you need. It is recommended to add the "Edge\_detector" designed in the Project\_15 to filter the pushbutton.





### **Counters**

- Add to the Project\_19 a second file describing a generic prescaler (Application 1).
- Default value of the desired frequency 1 MHz.

**Project's name:** Project\_19

**Entity's name:** CE\_N\_Hz

**Inputs**: CLK\_i, RST\_i

Outputs: CLK\_N\_Hz\_o

Add a constant ("CLK\_100MHz") for defining the number of cycles (Hz) of the system clock (100MHz). Then, add a generic ("F\_Hz") to set the desired frequency in hertzs. Later, define a new constant ("PRESCALER\_FACTOR") with a value depending on the clock-system frequency and the desired one.

Write a testbench for checking the right performance.



# **Pre-scaler: First Application (Clock Enable)**

 According to the 2\_3 lesson, design a pre-scaler (50% duty cycle) to provide a 1 second clock.

(Remeber: clock system frequency 100 MHz)

Project's name: Project\_20

**Entity's name:** PRESCALER\_1Hz

**Inputs**: CLK\_i, RST\_i

Outputs: CLK\_1Hz\_o

- Checking by means of the simulator
- Modify the simulation options to achieve more than 1 second in the waveform (Next slide)
- Checking by using a LED as output in Nexys4



### **Pre-scaler: First Application (Clock Enable)**

- Use the Doulos TB generator to create the testbench
   <a href="https://www.doulos.com/knowhow/perl/testbench">https://www.doulos.com/knowhow/perl/testbench</a> creation/
- Change the elapsed time until "stop\_the\_clock <= true;"</li>

```
49 E
       stimulus: process
       begin
50
51
52
         -- Put initialisation code here
53
54
         RST i <= '1';
         wait for 5 ns;
55
56
         RST i <= '0';
         wait for 5 ns;
57
58
59
         -- Put test bench stimulus code here
60
         wait for 2000 ms;
61
         stop the clock <= true;
         wait:
63 F
       end process;
64 :
65 E
       clocking: process
       begin
       while not stop the clock loop
          CLK i <= '0', '1' after clock period / 2;
68
69
          wait for clock period;
         end loop;
70 A
71
         wait:
       end process;
```



#### **Pre-scaler**

Modify the simulation options to achieve more than 1 second in the waveform





### **Pre-scaler**

- The simulation takes a long time
- When finish find the rising edge in output CLK\_1Hz\_o following these tips:
  - 1.- Select the output
  - 2.- Use the button to find the rising edge, the cursor will locate there
  - 3.- Use the zoom around the cursor position until the waveform looks like below





# **Symmetric Pre-scaler: Second application**

 Design a circuit to show 8 different data onto the sevensegment displays.

**Project's name: Project\_21** 

Entity's name: DISP7SEG\_80N

Inputs: CLK\_i, RST\_i, DATA0\_i, ..., DATA7\_i

Outputs: ANODE\_o, CATHODE\_o



## **Symmetric Pre-scaler: Second application (Slower CLK)**



Every cathode (CA, CB...) and anode (AN7, AN6, ....) is controlled by a FPGA pin



# **Symmetric Pre-scaler: Second application (Slower CLK)**



Figure 19. Four digit scanning display controller timing diagram.



### **Symmetric Pre-scaler: Second application**

### Project\_21

#### To take into account:

• The eight 7-segment displays are connected in a multiplexed way, where the cathode signals are common to all digits but they can only illuminate the segments of the digit whose corresponding anode signal is asserted.

This circuit takes advantage of the human's eyes error, incapable to see fast movements. Actually the first data is shown onto the first display for 1 ms, then the second data onto the second display, and so on...

- Use a structural style
- Reuse verified modules, custom libraries and packages if desired.
- A 1KHz <u>pre-scaler</u> will provide a control line (ENABLE) to a <u>counter</u> in order to select sequentially each display showing a different data.
- It is recommended to start the exercise drawing a block diagram to depicte the components and the signals.



# 3.7. Datapath

### **Datapath**

### Project\_22. Designing a generic width-data datapath



### **Datapath**

- Project name: P22\_DATAPATH\_0\_RA\_RB\_ALU

- File name: DATAPATH\_0

- Entity name: **DATAPATH\_**0

- Inputs:

\* DATA\_BUS\_i (DATA\_WIDTH bits)

\* RST i

\* CLK i

\* CW\_i (CW\_WIDTH bits)

#### -Outputs:

\* ALU\_o (DATA\_WIDTH bits)

\* REG\_A\_o (DATA\_WIDTH bits)

\* REG\_B\_o (DATA\_WIDTH bits)

\* FZ\_o

| OP(1) | OP(0) | ALU Functions |
|-------|-------|---------------|
| 0     | 0     | MOV A         |
| 0     | 1     | INC A         |
| 1     | 0     | A + B         |
| 1     | 1     | A - B         |

#### **Guides and Tips:**

- ✓ Use only a VHDL file to describe the DATAPATH circuit. (Not structural)
- ✓ If prefer, use several processes, and keep in mind that every process is like a component in a structural approach. The processes (components) are connected each other by means of signals.
- ✓ Set 4 bits as default value for the generic (DATA\_WIDTH).
- ✓ Describe the Control Word input (CW\_i) as a parameterized array.
- ✓ Set 5 bits as width CW (CW\_WIDTH) for testing purposes. To select the ALU functions use the MSB in CW array.
- ✓ Add a generic (N\_ALU) to set the the size of the ALU selection input.



### Camino de datos

- 1.- Add a testbench (TB\_Datapath\_0.vhd) to verify the circuit is working properly by checking all the operations provided by the ALU. The TB has to take the following steps:
  - Clock-cycle 1. Set a value in DATA\_BUS (Operand A) and load it in REG\_A → Enable REG\_A with CW\_i(2)
  - Clock-cycle 2. Set a new value in DATA\_BUS (Operand B), if needed, and load it in REG\_B → Enable REG\_B with CW\_i(1)
  - Clock-cycle 3. Select an operation in ALU and update FZ → Select ALU operation (CW\_i(4:3)) and enable FZ with CW\_i(0)
- 2.- In the TB, each enable signal to update the registers must last only one clock-cycle (10ns). In order to achieve it, write the complete value for CW\_i in each cycle-clock.
- 3.- The following table shows the value for CW\_i for each micro-instruction.



# **Camino de datos**

|     |                        | ALU_OP   | REG_A | REG_B | FZ    |
|-----|------------------------|----------|-------|-------|-------|
| CLK | Micro-instructions     | CW (4:3) | CW(2) | CW(1) | CW(0) |
| 1   | Load OPE_A             | 00       | 1     | 0     | 0     |
| 2   | MOV A operation and FZ | 00       | 0     | 0     | 1     |

|     |                        | ALU_OP   | REG_A | REG_B | FZ    |
|-----|------------------------|----------|-------|-------|-------|
| CLK | Micro-instructions     | CW (4:3) | CW(2) | CW(1) | CW(0) |
| 1   | Load OPE_A             | 00       | 1     | 0     | 0     |
| 2   | INC A operation and FZ | 01       | 0     | 0     | 1     |

|     |                        | ALU_OP   | REG_A | REG_B | FZ    |
|-----|------------------------|----------|-------|-------|-------|
| CLK | Micro-instructions     | CW (4:3) | CW(2) | CW(1) | CW(0) |
| 1   | Load OPE_A             | 00       | 1     | 0     | 0     |
| 2   | Load OPE_B             | 00       | 0     | 1     | 0     |
| 3   | A + B operation and FZ | 10       | 0     | 0     | 1     |

|     | Micro-instructions     | ALU_OP   | REG_A | REG_B | FZ    |
|-----|------------------------|----------|-------|-------|-------|
| CLK | Micro-instructions     | CW (4:3) | CW(2) | CW(1) | CW(0) |
| 1   | Load OPE_A             | 00       | 1     | 0     | 0     |
| 2   | Load OPE_B             | 00       | 0     | 1     | 0     |
| 3   | A - B operation and FZ | 11       | 0     | 0     | 1     |



### Camino de datos





### References

[1] Introducing the Spartan3E FPGA and VHDL (Ch.11)

http://dlnmh9ip6v2uc.cloudfront.net/datasheets/Dev/FPGA/IntroToSpartanFPGABook.pdf

[2] Free Range VHDL (Ch.5)

http://www.freerangefactory.org/dl/free\_range\_vhdl.pdf

[3] Diseño de circuitos digitales con VHDL (Ch.5)

http://eciencia.urjc.es/handle/10115/4045

[4] https://surf-vhdl.com/vhdl-syntax-web-course-surf-vhdl/vhdl-syntax-coding-style/

